# Low Noise, High Precision, Factory-Programmed Linear Hall Effect Sensor IC With Advanced Temperature Compensation and High Bandwidth (120 kHz) Analog Output #### **Features and Benefits** - Factory programmed sensitivity and quiescent output voltage with high resolution - Proprietary segmented linear interpolated temperature compensation (TC) technology provides a typical accuracy of 1% across the full operating temperature range - Extremely low noise and high resolution achieved via proprietary Hall element and low noise amplifier circuits - 120 kHz nominal bandwidth achieved via proprietary packaging and chopper stabilization techniques - Patented circuits suppress IC output spiking during fast current step inputs - Open circuit detection on ground pin (broken wire) - Undervoltage lockout for V<sub>CC</sub> below specification Continued on the next page... #### Package: 4-pin SIP (suffix KT) #### **Description** The Allegro<sup>TM</sup> A1366 factory-programmable linear Hall-effect current sensor IC has been designed to achieve high accuracy and resolution. The goal is achieved through new proprietary linearly interpolated temperature compensation technology that is programmed at the Allegro factory, which provides sensitivity and offset that are virtually flat across the full operating temperature range. The flat performance over temperature makes this IC ideally suited for current sensing applications. Temperature compensation is done in the digital domain with integrated EEPROM technology without sacrificing the analog signal path bandwidth, making this device ideal for HEV inverter, DC-to-DC converter, and electric power steering (EPS) applications. This ratiometric Hall-effect sensor IC provides a voltage output that is proportional to the applied magnetic field. Sensitivity and quiescent (zero field) output voltage are factory programmed with high resolution which provides for an accuracy of less than $\pm 1\%$ , typical, over temperature. The sensor IC incorporates a highly sensitive Hall element with a BiCMOS interface integrated circuit that employs a low noise, small-signal high-gain amplifier, as well as a low-impedance output stage, and a proprietary, high bandwidth dynamic offset Continued on the next page... #### **Functional Block Diagram** ## Low Noise, High Precision, Factory-Programmed Linear Hall Effect Sensor IC with Advanced Temperature Compensation And High Bandwidth (120 kHz) Analog Output #### Features and Benefits (continued) - Ratiometric sensitivity and quiescent voltage output - Precise recoverability after temperature cycling - Wide ambient temperature range: -40°C to 150°C - Immune to mechanical stress - Extremely thin package: 1 mm case thickness - AEC Q-100 automotive qualified #### **Description (continued)** cancellation technique. These advances in Hall-effect technology work together to provide an industry leading sensing resolution at the full 120 kHz bandwidth. The device has built in broken ground wire detection for high reliability in automotive applications. Device parameters are specified across an extended ambient temperature range: -40°C to 150°C. The A1366 sensor IC is provided in an extremely thin case (1 mm thick), 4-pin SIP (single in-line package, suffix KT) that is lead (Pb) free, with 100% matte tin lead frame plating. #### **Selection Guide** | Part Number | Packing* | Sensitivity (Typ.)<br>(mV/G) | |-----------------|-----------------------------|------------------------------| | A1366LKTTN-1-T | 4000 pieces per 13-in. reel | 1 | | A1366LKTTN-2-T | 4000 pieces per 13-in. reel | 2.5 | | A1366LKTTN-5-T | 4000 pieces per 13-in. reel | 5 | | A1366LKTTN-10-T | 4000 pieces per 13-in. reel | 10 | \*Contact Allegro for additional packing options #### **Absolute Maximum Ratings** | Characteristic | Symbol | Notes | Rating | Unit | |-------------------------------|--------------------------|---------------------|------------|------| | Forward Supply Voltage | V <sub>CC</sub> | | 6 | V | | Reverse Supply Voltage | V <sub>RCC</sub> | | -0.1 | V | | Forward Output Voltage | V <sub>OUT</sub> | | 25 | V | | Reverse Output Voltage | V <sub>ROUT</sub> | | -0.1 | V | | Output Source Current | I <sub>OUT(source)</sub> | VOUT to GND | 10 | mA | | Output Sink Current | I <sub>OUT(sink)</sub> | VCC to VOUT | 10 | mA | | Operating Ambient Temperature | T <sub>A</sub> | L temperature range | -40 to 150 | °C | | Storage Temperature | T <sub>stg</sub> | | -65 to 165 | °C | | Maximum Junction Temperature | T <sub>J</sub> (max) | | 165 | °C | #### **Pin-out Diagram** (Ejector pin mark on opposite side) #### **Terminal List Table** | Number | Name | Function | |--------|------|---------------------------------------------------------------| | 1 | VCC | Input power supply, use bypass capacitor to connect to ground | | 2 | VOUT | Output signal | | 3 | NC | No connection; connect to GND for optimal ESD performance | | 4 | GND | Ground | #### Thermal Characteristics may require derating at maximum conditions, see application information | Characteristic | Symbol | Test Conditions* | Value | Unit | |----------------------------|-----------------|-----------------------------------------------------------|-------|------| | Package Thermal Resistance | $R_{\theta JA}$ | On 1-layer PCB with exposed copper limited to solder pads | 174 | °C/W | <sup>\*</sup>Additional thermal information available on the Allegro website #### **Power Dissipation versus Ambient Temperature** # **COMMON OPERATING CHARACTERISTICS** Valid through the full operating temperature range, $T_A$ , $C_{BYPASS}$ = 0.1 $\mu$ F, $V_{CC}$ = 5 V; unless otherwise specified | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit <sup>1</sup> | |--------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------------------| | Electrical Characteristics | <u> </u> | | | | | | | Supply Voltage | V <sub>CC</sub> | | 4.5 | 5.0 | 5.5 | V | | Supply Current | I <sub>CC</sub> | No load on VOUT | _ | 10 | 15 | mA | | Power-On Time <sup>2</sup> | t <sub>PO</sub> | T <sub>A</sub> = 25°C, C <sub>BYPASS</sub> = Open, C <sub>L</sub> = 1 nF, Sens = 2.5 mV/G, constant magnetic field of 320 G | - | 78 | _ | μs | | Temperature Compensation<br>Power-On Time <sup>2</sup> | t <sub>TC</sub> | T <sub>A</sub> = 150°C, C <sub>BYPASS</sub> = Open, C <sub>L</sub> = 1 nF, Sens = 2.5 mV/G, constant magnetic field of 320 G | - | 30 | _ | μs | | Undervoltage Lockout (UVLO) | V <sub>UVLOH</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> rising and device function enabled | _ | 4 | _ | V | | Threshold <sup>2</sup> | V <sub>UVLOL</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> falling and device function disabled | _ | 3.5 | _ | V | | | t <sub>UVLOE</sub> | $T_A$ = 25°C, $C_{BYPASS}$ = Open, $C_L$ = 1 nF, Sens = 2.5 mV/G, $V_{CC}$ Fall Time (5 V to 3 V) = 1.5 $\mu$ s | _ | 64 | _ | μs | | UVLO Enable/Disable Delay Time <sup>2</sup> | t <sub>UVLOD</sub> | $T_A$ = 25°C, $C_{BYPASS}$ = Open, $C_L$ = 1 nF, Sens = 2.5 mV/G, $V_{CC}$ Recover Time (3 V to 5 V) = 1.5 $\mu$ s | - | 14 | - | μs | | Davier On Danat Valtage? | V <sub>PORH</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> rising | _ | 2.6 | _ | V | | Power-On Reset Voltage <sup>2</sup> | V <sub>PORL</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> falling | - | 2.3 | _ | V | | Power-On Reset Release Time <sup>2</sup> | t <sub>PORR</sub> | $T_A = 25^{\circ}C$ , $V_{CC}$ rising | _ | 64 | _ | μs | | Supply Zener Clamp Voltage | V <sub>z</sub> | T <sub>A</sub> = 25°C, I <sub>CC</sub> = 30 mA | 6.5 | 7.5 | _ | V | | Internal Bandwidth | BWi | Small signal $-3$ dB, $C_L = 1$ nF, $T_A = 25$ °C | _ | 120 | _ | kHz | | Chopping Frequency <sup>3</sup> | f <sub>C</sub> | T <sub>A</sub> = 25°C | - | 500 | _ | kHz | | Output Characteristics | | | | | | | | Propagation Delay Time <sup>2</sup> | t <sub>PD</sub> | $T_A$ = 25°C, magnetic field step of 320 G, $C_L$ = 1 nF, Sens = 2.5 mV/G | _ | 2.2 | _ | μs | | Rise Time <sup>2</sup> | t <sub>R</sub> | T <sub>A</sub> = 25°C, magnetic field step of 320 G,<br>C <sub>L</sub> = 1 nF, Sens = 2.5 mV/G | _ | 3.6 | _ | μs | | Response Time <sup>2</sup> | t <sub>RESPONSE</sub> | $T_A$ = 25°C, magnetic field step of 320 G, $C_L$ = 1 nF, Sens = 2.5 mV/G | _ | 3.7 | _ | μs | | Output Saturation Valtage? | V <sub>SAT(HIGH)</sub> | $T_A$ = 25°C, $R_{L(PULLDWN)}$ = 10 kΩ to GND | 4.7 | _ | _ | V | | Output Saturation Voltage <sup>2</sup> | V <sub>SAT(LOW)</sub> | $T_A$ = 25°C, $R_{L(PULLUP)}$ = 10 kΩ to VCC | _ | _ | 400 | mV | Continued on the next page... ## Low Noise, High Precision, Factory-Programmed Linear Hall Effect Sensor IC with Advanced Temperature Compensation And High Bandwidth (120 kHz) Analog Output #### COMMON OPERATING CHARACTERISTICS (continued) Valid through the full operating temperature range, TA; $C_{BYPASS} = 0.1 \mu F$ , $V_{CC} = 5 V$ ; unless otherwise specified | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit <sup>1</sup> | |----------------------------------------------------------|---------------------------|------------------------------------------------------------------|------|-----------------|------|--------------------------| | Draken Wire Voltage? | V <sub>BRK(HIGH)</sub> | $T_A$ = 25°C, $R_{L(PULLUP)}$ = 10 kΩ to VCC | _ | V <sub>CC</sub> | _ | V | | Broken Wire Voltage <sup>2</sup> | V <sub>BRK(LOW)</sub> | | - | 100 | - | mV | | Output Characteristics (continued) | | | | | | | | Noise | B <sub>N</sub> | $T_A = 25$ °C, $C_L = 1$ nF, Bandwidth = $BW_i$ | _ | 1.1 | _ | mG <sub>RMS</sub> /√(Hz) | | DC Output Resistance | R <sub>OUT</sub> | | _ | 9 | _ | Ω | | Output Load Desistance | R <sub>L(PULLUP)</sub> | VOUT to VCC | 4.7 | _ | _ | kΩ | | Output Load Resistance | R <sub>L(PULLDWN)</sub> | VOUT to GND | 4.7 | _ | _ | kΩ | | Output Load Capacitance <sup>4</sup> | C <sub>L</sub> | VOUT to GND | _ | 1 | 10 | nF | | Output Slew Rate <sup>5</sup> | SR | Sens = 2.5 mV/G, C <sub>L</sub> = 1 nF | _ | 230 | _ | V/ms | | Error Components | | | | | | | | Linearity Sensitivity Error <sup>2,6</sup> | Lin <sub>ERR</sub> | | -1 | < ±0.25 | 1 | % | | Symmetry Sensitivity Error <sup>2</sup> | Sym <sub>ERR</sub> | | -1 | < ±0.25 | 1 | % | | Ratiometry Quiescent Voltage Output Error <sup>2,7</sup> | Rat <sub>ERRVOUT(Q)</sub> | Through supply voltage range (relative to V <sub>CC</sub> = 5 V) | -1 | 0 | 1 | % | | Ratiometry Sensitivity Error <sup>2,7</sup> | Rat <sub>ERRSens</sub> | Through supply voltage range (relative to V <sub>CC</sub> = 5 V) | _ | ±1 | - | % | <sup>&</sup>lt;sup>1</sup>1 G (gauss) = 0.1 mT (millitesla). <sup>&</sup>lt;sup>2</sup>See Characteristic Definitions section. $<sup>^3</sup>$ f $_{\rm C}$ varies up to approximately $\pm$ 20% over the full operating ambient temperature range, T $_{\rm A}$ , and process. <sup>&</sup>lt;sup>4</sup>Output stability is maintained for capacitive loads as large as 10 nF. <sup>&</sup>lt;sup>5</sup>High-to-low transition of output voltage is a function of external load components and device sensitivity. $<sup>^6</sup>$ Linearity applies to output voltage ranges of $\pm 2$ V from the quiescent output for bidirectional devices. $^7$ Percent change from actual value at V<sub>CC</sub> = 5 V, for a given temperature, through the supply voltage operating range. ## Low Noise, High Precision, Factory-Programmed Linear Hall Effect Sensor IC with Advanced Temperature Compensation And High Bandwidth (120 kHz) Analog Output #### A1366LKT-1-T PERFORMANCE CHARACTERISTICS<sup>1</sup>: $T_A = -40$ °C to 150°C, $C_{BYPASS} = 0.1 \mu F$ , $V_{CC} = 5 \text{ V}$ , unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit <sup>2</sup> | |--------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------|-------|-------|-------|-------------------| | Sensitivity <sup>3</sup> | Sens <sub>TA</sub> | Measured using 600 G, T <sub>A</sub> = 25°C | 0.975 | 1 | 1.025 | mV/G | | Sensitivity Drift through | ΔSens <sub>TC</sub> | T <sub>A</sub> = 25°C to 150°C | -2.5 | 0 | 2.5 | % | | Temperature Range | Doenstc | T <sub>A</sub> = -40°C to 25°C | -2.5 | 0 | 2.5 | % | | Sensitivity Drift Due to<br>Package Hysteresis | ∆Sens <sub>PKG</sub> | T <sub>A</sub> = 25°C, after temperature cycling, 25°C to 150°C and back to 25°C | _ | ±1.25 | - | % | | Sensitivity Drift Over Lifetime <sup>4</sup> | ΔSens <sub>LIFE</sub> | $T_A$ = -40°C to 150°C, shift after AEC Q100 grade 0 qualification testing | - | ±1 | - | % | | | | $T_A = 25^{\circ}C, C_L = 1 \text{ nF}$ | _ | 3.15 | _ | mV <sub>P-P</sub> | | Noise | V <sub>N</sub> | $T_A = 25^{\circ}C, C_L = 1 \text{ nF}$ | _ | 0.5 | _ | mV <sub>RMS</sub> | | | V <sub>OUT(Q)TA</sub> | T <sub>A</sub> = 25°C | 2.490 | 2.500 | 2.510 | V | | Quiescent Output Voltage <sup>5</sup> | V <sub>OUT(Q)HT</sub> | T <sub>A</sub> = 25°C to 150°C | 2.490 | 2.500 | 2.510 | V | | | V <sub>OUT(Q)LT</sub> | $T_A = -40$ °C to 25°C | 2.490 | 2.500 | 2.510 | V | | Quiescent Output Voltage Drift<br>Over Lifetime <sup>4</sup> | $\Delta V_{OUT(Q)LIFE}$ | $T_A = -40$ °C to 150 °C, shift after AEC Q100 grade 0 qualification testing | - | ±2 | - | mV | <sup>1</sup>See Characteristic Performance Data section for parameter distributions across temperature range. <sup>&</sup>lt;sup>2</sup>1 G (gauss) = 0.1 mT (millitesla). <sup>&</sup>lt;sup>3</sup>This parameter may drift a maximum of ΔSens<sub>LIFE</sub> over lifetime. <sup>&</sup>lt;sup>4</sup>Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. <sup>&</sup>lt;sup>5</sup>This parameter may drift a maximum of $\Delta V_{OUT(O)LIFE}$ over lifetime. # **A1366LKT-2-T PERFORMANCE CHARACTERISTICS**<sup>1</sup>: $T_A = -40^{\circ}\text{C}$ to 150°C, $C_{BYPASS} = 0.1~\mu\text{F}$ , $V_{CC} = 5~\text{V}$ , unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit <sup>2</sup> | |--------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------|-------|-------|-------|-------------------| | Sensitivity <sup>3</sup> | Sens <sub>TA</sub> | Measured using 400 G, T <sub>A</sub> = 25°C | 2.437 | 2.5 | 2.563 | mV/G | | Sensitivity Drift through | ΔSens <sub>TC</sub> | T <sub>A</sub> = 25°C to 150°C | -2.5 | 0 | 2.5 | % | | Temperature Range | Zoens <sub>TC</sub> | T <sub>A</sub> = -40°C to 25°C | -2.5 | 0 | 2.5 | % | | Sensitivity Drift Due to<br>Package Hysteresis | ∆Sens <sub>PKG</sub> | T <sub>A</sub> = 25°C, after temperature cycling, 25°C to 150°C and back to 25°C | _ | ±1.25 | - | % | | Sensitivity Drift Over Lifetime <sup>4</sup> | ΔSens <sub>LIFE</sub> | $T_A = -40$ °C to 150°C, shift after AEC Q100 grade 0 qualification testing | - | ±1 | - | % | | | | $T_A = 25^{\circ}C, C_L = 1 \text{ nF}$ | _ | 7.875 | _ | mV <sub>P-P</sub> | | Noise | V <sub>N</sub> | T <sub>A</sub> = 25°C, C <sub>L</sub> = 1 nF | _ | 1.25 | - | mV <sub>RMS</sub> | | | V <sub>OUT(Q)TA</sub> | T <sub>A</sub> = 25°C | 2.490 | 2.500 | 2.510 | V | | Quiescent Output Voltage5 | V <sub>OUT(Q)HT</sub> | T <sub>A</sub> = 25°C to 150°C | 2.490 | 2.500 | 2.510 | V | | | V <sub>OUT(Q)LT</sub> | $T_A = -40$ °C to 25°C | 2.490 | 2.500 | 2.510 | V | | Quiescent Output Voltage Drift<br>Over Lifetime <sup>4</sup> | $\Delta V_{OUT(Q)LIFE}$ | $T_A = -40$ °C to 150°C, shift after AEC Q100 grade 0 qualification testing | - | ±2 | - | mV | <sup>&</sup>lt;sup>1</sup>See Characteristic Performance Data section for parameter distributions across temperature range. $<sup>^2</sup>$ 1 G (gauss) = 0.1 mT (millitesla). $<sup>^3</sup>$ This parameter may drift a maximum of $\Delta Sens_{LIFE}$ over lifetime. <sup>&</sup>lt;sup>4</sup>Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. $<sup>^5\</sup>text{This}$ parameter may drift a maximum of $\Delta V_{\text{OUT}(Q)\text{LIFE}}$ over lifetime. # **A1366LKT-5-T PERFORMANCE CHARACTERISTICS**<sup>1</sup>: $T_A = -40^{\circ}\text{C}$ to 150°C, $C_{BYPASS} = 0.1~\mu\text{F}$ , $V_{CC} = 5~\text{V}$ , unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit <sup>2</sup> | |--------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------|-------|-------|-------|-------------------| | Sensitivity <sup>3</sup> | Sens <sub>TA</sub> | Measured using 200 G, T <sub>A</sub> = 25°C | 4.875 | 5 | 5.125 | mV/G | | Sensitivity Drift through | ΔSens <sub>TC</sub> | T <sub>A</sub> = 25°C to 150°C | -2.5 | 0 | 2.5 | % | | Temperature Range | Zocus10 | $T_A = -40$ °C to 25°C | -2.5 | 0 | 2.5 | % | | Sensitivity Drift Due to<br>Package Hysteresis | ∆Sens <sub>PKG</sub> | T <sub>A</sub> = 25°C, after temperature cycling, 25°C to 150°C and back to 25°C | _ | ±1.25 | _ | % | | Sensitivity Drift Over Lifetime <sup>4</sup> | ΔSens <sub>LIFE</sub> | $T_A$ = -40°C to 150°C, shift after AEC Q100 grade 0 qualification testing | _ | ±1 | _ | % | | | | $T_A = 25^{\circ}C, C_L = 1 \text{ nF}$ | _ | 15.75 | _ | mV <sub>P-P</sub> | | Noise | V <sub>N</sub> | $T_A = 25^{\circ}C, C_L = 1 \text{ nF}$ | _ | 2.5 | - | mV <sub>RMS</sub> | | | $V_{OUT(Q)TA}$ | T <sub>A</sub> = 25°C | 2.490 | 2.500 | 2.510 | V | | Quiescent Output Voltage <sup>5</sup> | V <sub>OUT(Q)HT</sub> | T <sub>A</sub> = 25°C to 150°C | 2.490 | 2.500 | 2.510 | V | | | V <sub>OUT(Q)LT</sub> | $T_A = -40^{\circ}C \text{ to } 25^{\circ}C$ | 2.490 | 2.500 | 2.510 | V | | Quiescent Output Voltage Drift<br>Over Lifetime <sup>4</sup> | $\Delta V_{OUT(Q)LIFE}$ | $T_A$ = -40°C to 150°C, shift after AEC Q100 grade 0 qualification testing | _ | ±2 | _ | mV | <sup>&</sup>lt;sup>1</sup>See Characteristic Performance Data section for parameter distributions across temperature range. <sup>&</sup>lt;sup>2</sup>1 G (gauss) = 0.1 mT (millitesla). $<sup>^3</sup>$ This parameter may drift a maximum of $\Delta Sens_{LIFE}$ over lifetime. <sup>&</sup>lt;sup>4</sup>Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. $<sup>^5\</sup>text{This}$ parameter may drift a maximum of $\Delta V_{\text{OUT}(Q)\text{LIFE}}$ over lifetime. # **A1366LKT-10-T PERFORMANCE CHARACTERISTICS**<sup>1</sup>: $T_A = -40^{\circ}\text{C}$ to 150°C, $C_{BYPASS} = 0.1~\mu\text{F}$ , $V_{CC} = 5~\text{V}$ , unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit <sup>2</sup> | |--------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------|-------|-------|-------|-------------------| | Sensitivity <sup>3</sup> | Sens <sub>TA</sub> | Measured using 100 G, T <sub>A</sub> = 25°C | 9.75 | 10 | 10.25 | mV/G | | Sensitivity Drift through | ΔSens <sub>TC</sub> | T <sub>A</sub> = 25°C to 150°C | -2.5 | 0 | 2.5 | % | | Temperature Range | Zoens <sub>TC</sub> | $T_A = -40$ °C to 25°C | -2.5 | 0 | 2.5 | % | | Sensitivity Drift Due to<br>Package Hysteresis | ∆Sens <sub>PKG</sub> | T <sub>A</sub> = 25°C, after temperature cycling, 25°C to 150°C and back to 25°C | - | ±1.25 | - | % | | Sensitivity Drift Over Lifetime <sup>4</sup> | ΔSens <sub>LIFE</sub> | $T_A$ = -40°C to 150°C, shift after AEC Q100 grade 0 qualification testing | - | ±1 | _ | % | | | | $T_A = 25^{\circ}C, C_L = 1 \text{ nF}$ | _ | 31.5 | _ | mV <sub>P-P</sub> | | Noise | V <sub>N</sub> | T <sub>A</sub> = 25°C, C <sub>L</sub> = 1 nF | - | 5 | - | mV <sub>RMS</sub> | | | V <sub>OUT(Q)TA</sub> | T <sub>A</sub> = 25°C | 2.485 | 2.500 | 2.515 | V | | Quiescent Output Voltage5 | V <sub>OUT(Q)HT</sub> | T <sub>A</sub> = 25°C to 150°C | 2.485 | 2.500 | 2.515 | V | | | V <sub>OUT(Q)LT</sub> | $T_A = -40$ °C to 25°C | 2.485 | 2.500 | 2.515 | V | | Quiescent Output Voltage Drift<br>Over Lifetime <sup>4</sup> | $\Delta V_{OUT(Q)LIFE}$ | $T_A = -40$ °C to 150°C, shift after AEC Q100 grade 0 qualification testing | _ | ±2 | - | mV | <sup>&</sup>lt;sup>1</sup>See Characteristic Performance Data section for parameter distributions across temperature range. $<sup>^2</sup>$ 1 G (gauss) = 0.1 mT (millitesla). $<sup>^3</sup>$ This parameter may drift a maximum of $\Delta Sens_{LIFE}$ over lifetime. <sup>&</sup>lt;sup>4</sup>Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. $<sup>^5\</sup>text{This}$ parameter may drift a maximum of $\Delta V_{\text{OUT}(Q)\text{LIFE}}$ over lifetime. #### **Characteristic Performance Data** #### **Response Time (tresponse)** 400 G excitation signal with 10%-90% rise time = 1 $\mu$ s Sensitivity = 2 mV/G, $C_{BYPASS}$ =0.1 $\mu$ F, $C_{L}$ =1 nF #### **Propagation Delay** (t<sub>PD</sub>) 400 G excitation signal with 10%-90% rise time = 1 $\mu s$ Sensitivity = 2 mV/G, $C_{BYPASS}$ =0.1 $\mu F$ , $C_{L}$ =1 nF #### Rise Time (t<sub>R</sub>) 400 G excitation signal with 10%-90% rise time = 1 $\mu$ s Sensitivity = 2 mV/G, $C_{BYPASS}$ =0.1 $\mu$ F, $C_{L}$ =1 nF #### Power-On Time $(t_{PO})$ 400 G constant excitation signal, with V<sub>CC</sub> 10%-90% rise time = 1.5 $\mu$ s Sensitivity = 2 mV/G, C<sub>BYPASS</sub>= Open, C<sub>L</sub>=1 nF ## A1366 # UVLO Enable Time ( $t_{UVLOE}$ ) $v_{CC}$ 5 V-3 V fall time = 1.5 $\mu s$ $V_{CC}$ 5 V-3 V fall time = 1.5 $\mu$ s Sensitivity = 2 mV/G, $C_{BYPASS}$ = Open, $C_L$ =1 nF C2 (FLIDOIM) C3 (FRAUDOIM) 1.00 V/div -3.0000 1.00 V/div -3.0000 1.00 V/div -3.5007 V 1.4 mV 1.2.9811 V 2.9811 V #### UVLO Disable Time ( $t_{UVLOD}$ ) V<sub>CC</sub> 3 V-5 V recovery time = 1.5 $\mu$ s $V_{CC}$ 3 V-5 V recovery time = 1.5 $\mu s$ Sensitivity = 2 mV/G, $C_{BYPASS}$ = Open, $C_L$ =1 nF #### **Characteristic Definitions** **Power-On Time** $(t_{PO})$ When the supply is ramped to its operating voltage, the device requires a finite time to power its internal components before responding to an input magnetic field. Power-On Time, $t_{PO}$ , is defined as: the time it takes for the output voltage to settle within $\pm 10\%$ of its steady state value under an applied magnetic field, after the power supply has reached its minimum specified operating voltage, V<sub>CC</sub>(min), as shown in figure 1. **Temperature Compensation Power-On Time (t<sub>TC</sub>)** After Power-On Time, t<sub>PO</sub>, elapses, t<sub>TC</sub> is also required before a valid temperature compensated output. **Propagation Delay** $(t_{PD})$ The time interval between a) when the applied magnetic field reaches 20% of it's final value, and b) when the output reaches 20% of its final value (see figure 2). **Rise Time** $(t_R)$ The time interval between a) when the sensor IC reaches 10% of its final value, and b) when it reaches 90% of its final value (see Figure 2). **Response Time (t<sub>RESPONSE</sub>)** The time interval between a) when the applied magnetic field reaches 80% of its final value, and b) when the sensor reaches 80% of its output corresponding to the applied magnetic field (see Figure 3). Quiescent Voltage Output ( $V_{OUT(Q)}$ ) In the quiescent state (no significant magnetic field: B = 0 G), the output, $V_{OUT(O)}$ , has a Figure 1: Power-on Time definition Figure 2: Propagation Delay and Rise Time definitions Figure 3: Response Time definition ## Low Noise, High Precision, Factory-Programmed Linear Hall Effect Sensor IC with Advanced Temperature Compensation And High Bandwidth (120 kHz) Analog Output constant ratio to the supply voltage, V<sub>CC</sub>, throughout the entire operating ranges of V<sub>CC</sub> and ambient temperature, T<sub>A</sub>. Sensitivity (Sens) The presence of a south polarity magnetic field, perpendicular to the branded surface of the package face, increases the output voltage from its quiescent value toward the supply voltage rail. The amount of the output voltage increase is proportional to the magnitude of the magnetic field applied. Conversely, the application of a north polarity field decreases the output voltage from its quiescent value. This proportionality is specified as the magnetic sensitivity, Sens (mv/G), of the device, and it is defined as: Sens = $$\frac{V_{\text{OUT(BPOS)}} - V_{\text{OUT(BNEG)}}}{\text{BPOS} - \text{BNEG}},$$ (1) where BPOS and BNEG are two magnetic fields with opposite polarities. #### Sensitivity Drift Through Temperature Range ( $\Delta Sens_{TC}$ ) Second order sensitivity temperature coefficient effects cause the magnetic sensitivity, Sens, to drift from its expected value over the operating ambient temperature range, T<sub>A</sub>. The Sensitivity Drift Through Temperature Range, $\Delta Sens_{TC},$ is defined as: $$\Delta Sens_{TC} = \frac{Sens_{TA} - Sens_{EXPECTED(TA)}}{Sens_{EXPECTED(TA)}} \times 100\% \quad . \quad (2)$$ Sensitivity Drift Due to Package Hysteresis (\Delta Sens<sub>PKG</sub>) Package stress and relaxation can cause the device sensitivity at $T_A$ = 25°C to change during and after temperature cycling. The sensitivity drift due to package hysteresis, $\Delta Sens_{PKG},$ is defined as: $$\Delta Sens_{PKG} = \frac{Sens_{(25^{\circ}C)2} - Sens_{(25^{\circ}C)1}}{Sens_{(25^{\circ}C)1}} \times 100\% , \quad (3)$$ where $Sens_{(25^{\circ}C)1}$ is the programmed value of sensitivity at $T_{A}$ = 25°C, and Sens<sub>(25°C)2</sub> is the value of sensitivity at $T_A = 25$ °C, after temperature cycling T<sub>A</sub> up to 150°C and back to 25°C. Linearity Sensitivity Error (Linearity Sensit provide a linear output in response to a ramping applied magnetic field. Consider two magnetic fields, B1 and B2. Ideally, the sensitivity of a device is the same for both fields, for a given supply voltage and temperature. Linearity error is present when there is a difference between the sensitivities measured at B1 and B2. **Linearity Error** is calculated separately for the positive (Lin<sub>ERRPOS</sub>) and negative (Lin<sub>ERRNEG</sub>) applied magnetic fields. Linearity Error (%) is measured and defined as: $$\operatorname{Lin}_{\text{ERRPOS}} = \left(1 - \frac{\operatorname{Sens}_{\text{BPOS2}}}{\operatorname{Sens}_{\text{BPOS1}}}\right) \times 100\% ,$$ $$\operatorname{Lin}_{\text{ERRNEG}} = \left(1 - \frac{\operatorname{Sens}_{\text{BNEG2}}}{\operatorname{Sens}_{\text{BNEG1}}}\right) \times 100\% , \qquad (4)$$ where: $$Sens_{Bx} = \frac{|V_{OUT(Bx)} - V_{OUT(Q)}|}{B_r} , \qquad (5)$$ and BPOSx and BNEGx are positive and negative magnetic fields, with respect to the quiescent voltage output such that $|BPOS2| = 2 \times |BPOS1|$ and $|BNEG2| = 2 \times |BNEG1|$ . $Lin_{ERR} = max(Lin_{ERRPOS}, Lin_{ERRNEG})$ . Symmetry Sensitivity Error (Sym<sub>ERR</sub>) The magnetic sensitivity of an A1366 device is constant for any two applied magnetic fields of equal magnitude and opposite polarities. Symmetry Error, Sym<sub>ERR</sub> (%), is measured and defined as: $$Sym_{ERR} = \left(1 - \frac{Sens_{BPOS}}{Sens_{BNEG}}\right) \times 100\% , \qquad (7)$$ where $Sens_{Bx}$ is as defined in equation 7, and BPOSx and BNEGx are positive and negative magnetic fields such that |BPOSx| = |BNEGx|. Ratiometry Error (Ratern) The A1366 device features ratiometric output. This means that the Quiescent Voltage Output, V<sub>OUT(O)</sub>, and magnetic sensitivity, Sens, are proportional to the Supply Voltage, V<sub>CC</sub>. In other words, when the supply voltage increases or decreases by a certain percentage, each characteristic also increases or decreases by the same percentage. Error is the difference between the measured change in the supply voltage relative to 5 V, and the measured change in each characteristic. The ratiometric error in Quiescent Voltage Output, Rat<sub>ERRVOUT(O)</sub> (%), for a given supply voltage, V<sub>CC</sub>, is defined $$Rat_{ERRVOUT(Q)} = \left(1 - \frac{V_{OUT(Q)(VCC)} / V_{OUT(Q)(5V)}}{V_{CC} / 5 \text{ V}}\right) \times 100\%$$ (8) The ratiometric error in magnetic sensitivity, Rat<sub>ERRSens</sub> (%), for a given Supply Voltage, V<sub>CC</sub>, is defined as: $$Rat_{ERRSens} = \left(1 - \frac{Sens_{(VCC)} / Sens_{(5V)}}{V_{CC} / 5 \text{ V}}\right) \times 100\% \quad . \tag{9}$$ **Power-On Reset Voltage (V<sub>POR</sub>)** On power-up, to initialize to a known state and avoid current spikes, the A1366 is held in a Reset state. The Reset signal is disabled when $V_{CC}$ reaches $V_{UVLOH}$ and time $t_{PORR}$ has elapsed, allowing the output voltage to go from a high impedance state into normal operation. During power-down, the Reset signal is enabled when $V_{CC}$ reaches $V_{PORL}$ , causing the output voltage to go into a high impedance state. (Note that detailed description of POR and UVLO operation can be found in the Functional Description section). **Power-On Reset Release Time (** $t_{PORR}$ **)** When $V_{CC}$ rises to $V_{PORH}$ , the Power-On Reset Counter starts. The A1366 output voltage will transition from a high impedance state to normal operation only when the Power-On Reset Counter has reached $t_{PORR}$ and $V_{CC}$ has exceeded $V_{UVLOH}$ . Undervoltage Lockout Threshold ( $V_{UVLO}$ ) If $V_{CC}$ drops below $V_{UVLOL}$ output voltage will be locked to GND. If $V_{CC}$ starts rising, the A1366 will come out of the Lock state when $V_{CC}$ reaches $V_{UVLOH}$ . **UVLO Enable/Disable Delay Time (** $t_{UVLO}$ **)** When a falling $V_{CC}$ reaches $V_{UVLOL}$ , time $t_{UVLOE}$ is required to engage Undervoltage Lockout state. When $V_{CC}$ rises above $V_{UVLOH}$ , time $t_{UVLOD}$ is required to disable UVLO and have a valid output voltage. **Broken Wire Voltage (V\_{BRK})** If the GND pin is disconnected (broken wire event), the output voltage will go to $V_{BRK(HIGH)}$ (if a load resistor is connected to VCC) or to $V_{BRK(LOW)}$ (if a load resistor is connected to GND). #### **Functional Description** # Power-On Reset (POR) and Undervoltage Lock-Out (UVLO) Operation The descriptions in this section assume: temperature = $25^{\circ}$ C, no output load ( $R_L$ , $C_L$ ), and no significant magnetic field is present. - *Power-Up* At power-up, as $V_{CC}$ ramps up, the output is in a high impedance state. When $V_{CC}$ crosses $V_{PORH}$ (location [1] in Figure 4 and [1'] in Figure 5), the POR Release counter starts counting for $t_{PORR}$ = 64 $\mu$ s. At this point, if $V_{CC}$ exceeds $V_{UVLOH}$ = 4 V [2'], the output will go to $V_{CC}$ / 2 after $t_{UVLOD}$ = 14 $\mu$ s [3']. If $V_{CC}$ does not exceed $V_{UVLOH}$ = 4 V [2], the output will stay in the high impedance state until $V_{CC}$ reaches $V_{UVLOH}$ = 4 V [3] and then will go to $V_{CC}$ / 2 after $t_{UVLOD}$ = 14 $\mu$ s [4]. - $V_{CC}$ drops below $V_{CC}$ (min)= 4.5 V If $V_{CC}$ drops below $V_{UVLOL}$ [4', 5], the UVLO Enable Counter starts counting. If $V_{CC}$ is still below $V_{UVLOL}$ when counter reaches $t_{UVLOE}$ = 64 $\mu$ s, the UVLO function will be enabled and the ouput will be pulled near GND [6]. If $V_{CC}$ exceeds $V_{UVLOL}$ before the UVLO Enable Counter reaches 64 $\mu s$ [5'], the output will continue to be $V_{CC}/2$ . - Coming out of UVLO While UVLO is enabled [6], if $V_{CC}$ exceeds $V_{UVLOH}$ [7], UVLO will be disabled after $t_{UVLOD}$ =14 $\mu$ s, and the output will be $V_{CC}$ / 2 [8]. - **Power-Down** As $V_{CC}$ ramps down below $V_{UVLOL}$ [6', 9], the UVLO Enable Counter will start counting. If $V_{CC}$ is higher than $V_{PORL} = 2.3$ V when the counter reaches $t_{UVLOE} = 64$ µs, the UVLO function will be enabled and the ouput will be pulled near GND [10]. The output will enter a high impedance state as $V_{CC}$ goes below $V_{PORL}$ [11]. If $V_{CC}$ falls below $V_{PORL}$ before the UVLO Enable Couner reaches 64 µs, the output will transition directly into a high impedance state [7']. Figure 4: POR and UVLO Operation: Slow Rise Time case Figure 5: POR and UVLO Operation: Fast Rise Time case #### **Detecting Broken Ground Wire** If the GND pin is disconnected, node A becoming open (Figure 6), the VOUT pin will go to a high impedance state. Output voltage will go to $V_{BRK(HIGH)}$ if a load resistor $R_{L(PULLUP)}$ is connected to $V_{CC}$ or to $V_{BRK(LOW)}$ if a load resistor $R_{L(PULLDWN)}$ is connected to GND. The device will not respond to any applied magnetic field. If the ground wire is reconnected, A1366 will resume normal operation. Connecting VOUT to R<sub>L(PULLUP)</sub> Connecting VOUT to $R_{L(PULLDWN)}$ Figure 6: Connections for Detecting Broken Ground Wire # Typical Application Drawing V+ VCC VOUT A1366 + C<sub>BYPASS</sub> GND C<sub>L(typ)</sub> R<sub>L(PULLDWN)</sub> #### **Chopper Stabilization Technique** When using Hall-effect technology, a limiting factor for total accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. The Allegro technique removes key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at base band, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and a proprietary, dynamic notch filter. The new Allegro filtering techniques are far more effective at suppressing chopper induced signal noise compared to the previous generation of Allegro chopper stabilized devices. #### **Concept of Chopper Stabilization** ### Package KT, 4-Pin SIP A1366 ## Low Noise, High Precision, Factory-Programmed Linear Hall Effect Sensor IC with Advanced Temperature Compensation And High Bandwidth (120 kHz) Analog Output #### **Revision History** | Revision | Current<br>Revision Date | Description of Revision | |----------|--------------------------|-------------------------| | - | May 1, 2014 | Initial Release | Copyright ©2014, Allegro MicroSystems, LLC Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.